SBOS778D April 2016 – April 2021 THS4551
PRODUCTION DATA
Operating the THS4551 at a low-noise gain (or with higher feedback resistors) can cause a lower phase margin to exist, thus giving the response peaking illustrated in Figure 7-1 for the gain of a 0.1 (a 1/10 attenuator) condition. Although operating the THS4551 as an attenuator is often useful, taking a large input range to a controlled output common-mode voltage with a purely differential signal around the V_{OCM} voltage, the response peaking illustrated in Figure 7-1 is usually undesirable. Several approaches can be used to reduce or eliminate this peaking, usually at the cost of higher output noise. DC attenuation at the input usually increases the output noise broadband, whereas using an ac noise gain shaping technique that peaks the noise gain only at higher frequencies is more desirable. This peaking output noise can then be filtered off with the typical passive RC filters often used after this stage. Figure 10-4 shows a simplified schematic for the gain of 0.1-V/V test from Figure 7-1.
A 5-dB peaked response (see Figure 10-6) results from the configuration of Figure 10-4, which results from a nominal 32° phase margin. This peaking can be eliminated by placing two feedback capacitors across the R_{F} elements and a differential input capacitor. Adding these capacitors provides a transition from a resistively set noise gain (NG1 = 1.1 in Figure 10-4) to a capacitive divider at high frequency, and flattening out to a higher noise gain (NG2). The key for this approach is to target a Z_{O} where the noise gain begins to peak up. Using only the following terms, and targeting a closed-loop flat (Butterworth) response, gives this solution sequence (from Equation 11 to Equation 13) for Z_{O} and then the capacitor values. See the OPA847 data sheet (page 12) for a discussion of this inverting noise gain shaping technique.
From these elements, for any voltage feedback op amp or FDA, solve for Z_{O} as shown in Equation 11:
From this target zero frequency in the noise gain, the feedback capacitors can be solved as Equation 12:
The next step is to resolve the input capacitance on the summing junction. Equation 13 is for a single-ended op amp where the capacitor goes to ground. To use the capacitance (C_{S}) resulting from Equation 13 for a voltage-feedback FDA, cut the target value in half and place the resulting C_{S} across the two inputs (reducing the external value by the specified internal differential capacitance).
Using the computed capacitor values allows for an estimate of the resulting flat response bandwidth f_{–3dB} frequency, as shown in Equation 14:
Running through these steps for the THS4551 in the attenuator circuit of Figure 10-4 provides the proposed compensation of Figure 10-5, where Equation 14 estimates a bandwidth of 22 MHz (the Z_{O} target is 3.5 MHz). The solutions for C_{F} gives 9 pF, where this value is reduced to 8.4 pF to account for the internal 0.6-pF feedback. The single-ended solution for C_{S} gives 36 pF, which is reduced to 18 pF to be differential, and is then further reduced to 16.8 pF to account for the internal 1.2-pF differential input capacitance of the THS4551.
The 16.8 pF across the inputs is really a total of 36 pF for a single-ended design from Equation 13 reduced by half and then the 1.2-pF internal capacitance is removed.
These two designs (with and without the compensation capacitors) were both bench tested and simulated using the THS4551 TINA-TI™ model, which resulted in Figure 10-6. The TINA-TI™ simulation files used for Figure 10-6 are available both without the compensation capacitors and with the capacitors in place.
This approach does a good job of flattening the response for what starts out as a low phase margin attenuator application. The simulation model does a very good job of predicting the peaking and showing the same improvement with the external capacitors (both give a flat, approximately 24-MHz, closed-loop bandwidth for the gain of 0.1-V/V design). The output noise starts to peak up (because of the noise gain shaping of the capacitors) above 3.5 MHz in this example. These stages normally drive the RC filter at the input of a SAR ADC that filters off the noise peaking above 3.5 MHz.